Configure 0 register of Rx channel 0
IN_RST_CH | This bit is used to reset AHB_DMA channel 0 Rx FSM and Rx FIFO pointer. |
IN_LOOP_TEST_CH | reserved |
INDSCR_BURST_EN_CH | Set this bit to 1 to enable INCR burst transfer for Rx channel 0 reading link descriptor when accessing internal SRAM. |
IN_DATA_BURST_EN_CH | Set this bit to 1 to enable INCR burst transfer for Rx channel 0 receiving data when accessing internal SRAM. |
MEM_TRANS_EN_CH | Set this bit 1 to enable automatic transmitting data from memory to memory via AHB_DMA. |
IN_ETM_EN_CH | Set this bit to 1 to enable etm control mode, dma Rx channel 0 is triggered by etm task. |